# **Boolean Logic & Logic Gates III** Lecture 6 Diploma in Game Development & Technology 2014 Semester 1

**Lecture 6 Boolean Logic & Logic Gates III** KARNAUGH MAPPING

Diploma in Game Development & Technology

2014 Semester 1

#### Karnaugh Maps

- Shortform : K-map
- Another way of minimising Boolean equations
  - Instead of simplification using Boolean algebra,
  - Visual way of simplification
    - Recognising pattern in the equation

- Came up by Edward Veitch in 1952
  - Veitch Diagram
  - Redefined by Maurice Karnaugh in 1953



 Able to simplify a boolean equation once it's in its SOP form

Example: X = A'B'C + A'B'C' + A'BC'

|                    |      | C' | C  |   |
|--------------------|------|----|----|---|
| Only 1 input       | A'B' | 1  | 1\ |   |
| changes<br>between | A'B  | 1  |    |   |
| rows &             | AB   |    |    | \ |
| columns            | AB'  |    |    | / |

|      | Ĉ  | C |
|------|----|---|
| A'B' | /1 | 1 |
| A'B  | 1  |   |
| A/B  |    |   |
| AB'  |    |   |

Final Equation : X = A'B' + A'C'



Let's try this now

$$-X = A'B'C' + A'B + ABC' + AC$$



Let's try this now

$$-X = A'B'C' + A'B + ABC' + AC$$

|      | C, | С |
|------|----|---|
| A'B' | 1  |   |
| A'B  | 1  | 1 |
| AB   | 1  | 1 |
| AB'  |    | 1 |

|      | C, | С |
|------|----|---|
| A'B' | 1  |   |
| A'B  | 1  | 1 |
| AB   | 1  | 1 |
| AB'  |    | 1 |

| C, | C |
|----|---|
| 1  |   |
| 1  | 1 |
| 1  | 1 |
|    | 1 |
|    | 1 |

- Final Equation : X = A'C' + B + AC



- Aim is to group together adjacent cells containing as many ones as possible according to the following rules
  - Groups may not contain any cell containing a zero
  - Groups may be horizontal or vertical but not diagonal
  - Groups must contain either 1,2,4 or
    cells
  - 4. Groups may overlap





- Each cell must contain a one must be in at least one group
- 6. Groups (at the edges) may wrap around the table
- 7. There should be as few groups as possible



$$-X = A'B'C' + AC'D' + AB' + ABCD' + A'B'C$$



$$-X = A'B'C' + AC'D' + AB' + ABCD' + A'B'C$$

|      | C,D, | C,D | CD | CD, |
|------|------|-----|----|-----|
| A'B' | 1    | 1   | 1  | 1   |
| A'B  |      |     |    |     |
| AB   | 1    |     |    | 1   |
| AB'  | 1    | 1   | 1  | 1   |



$$-X = A'B'C' + AC'D' + AB' + ABCD' + A'B'C$$

|      | C,D, | C,D | CD | CD, |
|------|------|-----|----|-----|
| A'B' | 1    | 1   | 1  | 1   |
| A'B  |      |     |    |     |
| AB   | 1    |     |    | 1   |
| AB'  | 1    | 1   | 1  | 1   |



$$-X = A'B'C' + AC'D' + AB' + ABCD' + A'B'C$$

|      | C,D, | C,D | CD | CD, |
|------|------|-----|----|-----|
| A'B' | 1    | 1   | 1  | 1   |
| A'B  |      |     |    |     |
| AB   | 1    |     |    | 1   |
| AB'  | 1    | 1   | 1  | 1   |



$$-X = A'B'C' + AC'D' + AB' + ABCD' + A'B'C$$

|      | C,D, | C,D | CD | CD, |
|------|------|-----|----|-----|
| A'B' | 1    | 1   | 1  | 1   |
| A'B  |      |     |    |     |
| AB   | 1    |     |    | 1   |
| AB'  | 1    | 1   | 1  | 1   |



$$-X = A'B'C' + AC'D' + AB' + ABCD' + A'B'C$$

|      | C,D, | C,D | CD | CD, |
|------|------|-----|----|-----|
| A'B' | 1    | 1   | 1  | 1   |
| A'B  |      |     |    |     |
| AB   | 1    |     |    | 1   |
| AB'  | 1    | 1   | 1  | 1   |



$$-X = A'B'C' + AC'D' + AB' + ABCD' + A'B'C$$

|      | C,D, | C,D | CD | CD, |
|------|------|-----|----|-----|
| A'B' | 1    | 1   | 1  | 1   |
| A'B  |      |     |    |     |
| AB   | 1    |     |    | 1   |
| AB'  | 1    | 1   | 1  | 1   |

$$- In C++, X = |B| | (A && |D|)$$





#### **NAND Gate Logic**

- 1 of 2 basic logic gates from which any other gates can be constructed
  - Which is the other?

- These are sometimes called "universal gates"
  - However modern integrated circuits aren't solely made up of just NAND or NOR gates
  - i.e. for CPU design, full custom designs (transistor level) necessary to maximise performance



# Using NAND to express NOT

- NAND can be used to express other gate types
- Example:





# Using NAND to express AND





# Using NAND to express OR







# Using NAND to express NOR

• NOR = **OR** + **NOT** 





#### **XOR & XNOR**

NAND can also express logic for XOR or XNOR gate

• Do some research online to find out how!





#### **About BCD Notation**

- Binary Coded Decimal Notation
  - Method of encoding a decimal number by swapping its digits for the binary equivalent



9356 (Decimal)



| Decimal Digit | Binary                               |
|---------------|--------------------------------------|
| 0             | 0000                                 |
| 1             | 0001                                 |
| 2             | 0010                                 |
| 3             | 0011                                 |
| 4             | 0100                                 |
| 5             | 0101                                 |
| 6             | 0110                                 |
| 7             | 0111                                 |
| 8             | 1000                                 |
| 9             | 1001                                 |
|               | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 |



2014 Semester 1

## **New Things Next Time**

 End of Data Representation, Digital Logic, and Logic Gates

Questions?

